Effects of Assebly Process Variables on Voiding at a Thermal Interface.
Published: |
April 4, 2007 |
Author: |
Muffadal Mukadam, Jeff Schake, Peter Borgesen, Krishnaswami Srihari. |
Abstract: |
The present work offers a discussion and a first case study to identify and illustrate voiding mechanisms for a particular TIM between a heat spreader and the back of a flip chip. Pronounced differences were observed between stencil printing and dispensing in terms of initial void formation, apparently related to the specific properties of the material. Measurements of the effects of heat ramp rate and peak temperature showed the subsequent evolution and final void size distribution to be determined by the initial part of the cure profile up to the material gelling temperature.... |
You must be a registered user to talk back to us. |
Company Information:
More articles from Universal Instruments Corporation »
- Oct 30, 2014 - Solder Joint Reliability Under Realistic Service Conditions
- Jan 23, 2014 - Testing Intermetallic Fragility on Enig upon Addition of Limitless Cu
- Mar 04, 2013 - Process Issues For Fine Pitch CSP Rework and Scavenging
- Nov 29, 2007 - Optimizing Flip Chip Substrate Layout for Assembly
- Sep 27, 2007 - The Pin-in-Paste (or AART) Process for Odd Form and Through Hole Printed Circuit Boards
- See all SMT / PCB technical articles from Universal Instruments Corporation »
More SMT / PCB assembly technical articles »
- Apr 11, 2022 - iNEMI Webinar 07.07.2021 - PCB Cleaning | ZESTRON Americas
- Jan 28, 2022 - Open Radio Unit White Box 5G | Whizz Systems
- Nov 10, 2021 - Understanding the Cleaning Process for Automatic Stencil Printers | ITW EAE
- Oct 20, 2021 - PCB Surface Finishes & The Cleaning Process - A Compatibility Study | ZESTRON Americas
- Oct 06, 2021 - Cleaning Before Conformal Coating | ZESTRON Americas
- Browse Technical Library »
Effects of Assebly Process Variables on Voiding at a Thermal Interface. article has been viewed 395 times